

### **GENERAL DESCRIPTION**

OB2273 is a highly integrated current mode PWM control IC optimized for high performance, low standby power and cost effective offline flyback converter applications.

PWM switching frequency at normal operation is internally fixed and is trimmed to tight range. At no load or light load condition, the IC operates in extended 'burst mode' to minimize switching loss. Lower standby power and higher conversion efficiency is thus achieved.

VDD low startup current and low operating current contribute to a reliable power on startup and low standby design with OB2273.

OB2273 offers complete protection coverage with auto-recovery including Cycle-by-Cycle current limiting (OCP), over load protection (OLP), and VDD under voltage lockout (UVLO). It also provides the protections with latched shut down including over temperature protection (OTP), and over voltage (fixed or adjustable) protection (OVP). Excellent EMI performance is achieved with On-Bright proprietary frequency shuffling technique.

The tone energy at below 20KHZ is minimized in the design and audio noise is eliminated during operation.

OB2273 is offered in SOT23-6 package.

### FEATURES

- Power on Soft Start Reducing MOSFET Vds Stress
- Frequency shuffling for EMI
- Extended Burst Mode Control For Improved Efficiency and Minimum Standby Power Design
- Audio Noise Free Operation
- Fixed 65KHZ Switching Frequency
- Comprehensive Protection Coverage
  - VDD Under Voltage Lockout with Hysteresis (UVLO)
  - Cycle-by-cycle over current threshold setting for constant output power limiting over universal input voltage range
  - Overload Protection (OLP) with autorecovery
  - Over Temperature Protection (OTP) with latch shut down
  - VDD Over voltage Protection(OVP) with latch shut down
  - Adjustable OVP through external Zener

# APPLICATIONS

Offline AC/DC flyback converter for

- Battery Charger
- Power Adaptor
- Set-Top Box Power Supplies
- Open-frame SMPS



## TYPICAL APPLICATION



### **GENERAL INFORMATION**

### **Pin Configuration**

The OB2273 is offered in SOT23-6 package, shown as below.



#### **Ordering Information**

| Part Number | Description             |
|-------------|-------------------------|
| OB2273MP    | SOT23-6, Pb-free in T&R |

### Package Dissipation Rating

| Package | RθJA(℃/W) |
|---------|-----------|
| SOT23-6 | 200       |

#### **Absolute Maximum Ratings**

| Parameter                                    | Value          |  |  |  |
|----------------------------------------------|----------------|--|--|--|
| VDD DC Supply Voltage                        | 30 V           |  |  |  |
| VDD Zener Clamp<br>Voltage <sup>Note</sup>   | VDD_Clamp+0.1V |  |  |  |
| VDD DC Clamp Current                         | 10 mA          |  |  |  |
| FB Input Voltage                             | -0.3 to 7V     |  |  |  |
| Sense Input Voltage                          | -0.3 to 7V     |  |  |  |
| RT Input Voltage                             | -0.3 to 7V     |  |  |  |
| Min/Max Operating<br>Junction Temperature TJ | -20 to 150 ℃   |  |  |  |
| Min/Max Storage<br>Temperature Tstg          | -55 to 160 ℃   |  |  |  |
| Lead Temperature<br>(Soldering, 10secs)      | 260 °C         |  |  |  |
|                                              |                |  |  |  |

**Note:** VDD\_Clamp has a nominal value of 34V.

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.



S:Internal Code(Optional)



# **TERMINAL ASSIGNMENTS**

| Pin Name | I/O | Description                                                                                                                                                                               |
|----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND      | Р   | Ground                                                                                                                                                                                    |
| FB       | I   | Feedback input pin. The PWM duty cycle is determined by voltage level into this pin and the current-sense signal at Pin 4.                                                                |
| RT       | I   | Dual function pin. Either connected through a NTC resistor to ground for over temperature shutdown/latch control or connected through Zener to VDD for adjustable over voltage protection |
| CS       | Ι   | Current sense input                                                                                                                                                                       |
| VDD      | Р   | Power Supply                                                                                                                                                                              |
| Gate     | 0   | Totem-pole gate driver output for power Mosfet                                                                                                                                            |

## **RECOMMENDED OPERATING CONDITION**

| Symbol         | Parameter                     | Min/Max    | XC | Unit |
|----------------|-------------------------------|------------|----|------|
| VDD            | VDD Supply Voltage            | 10 to 23.5 |    | V    |
| T <sub>A</sub> | Operating Ambient Temperature | -20 to 85  |    | °C   |

### **BLOCK DIAGRAM**



1 GND



# **ELECTRICAL CHARACTERISTICS**

### (T<sub>A</sub> = 25 $^{\circ}$ C, VDD=16V, unless otherwise noted)

| Symbol                                  | Parameter                                                              | Test Conditions                                                               | Min  | Тур   | Max  | Unit |
|-----------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------|------|-------|------|------|
| Supply Voltage (V                       |                                                                        |                                                                               |      |       |      |      |
| Istartup                                | VDD Start up Current                                                   | VDD=UVLO(OFF)-<br>1V, measure leakage<br>current into VDD                     |      | 5     | 20   | uA   |
| I_VDD_Operation                         | Operation Current                                                      | V <sub>FB</sub> =3V                                                           |      | 1.8   | 2.5  | mA   |
| UVLO(ON)                                | VDD Under Voltage Lockout<br>Enter                                     |                                                                               | 6    | 7     | 8    | V    |
| UVLO(OFF)                               | VDD Under Voltage Lockout<br>Exit (Recovery)                           |                                                                               | 12.5 | 13.5  | 14.5 | V    |
| Vpull-up                                | Pull-up PMOS active                                                    |                                                                               |      | 13    |      | V    |
| Vdd_clamp                               |                                                                        | lvdd=10mA                                                                     | 30   | 32    | 34   | V    |
| OVP(ON)                                 | Over voltage protection voltage                                        | CS=0.3V,FB=3V<br>Ramp up VDD until<br>gate clock is off                       | 24   | 26    | 28   | V    |
| Vlatch_release                          | Latch release voltage                                                  | • (                                                                           |      | 5     |      | V    |
| Feedback Input Se                       | ection(FB Pin)                                                         |                                                                               |      |       |      |      |
| V <sub>FB</sub> Open                    | V <sub>FB</sub> Open Loop Voltage                                      |                                                                               | 3.9  | 4.2   |      | V    |
| Avcs                                    | PWM input gain $\triangle$ VFB/ $\triangle$ VCS                        |                                                                               |      | 2     |      | V/V  |
| Maximum duty<br>cycle                   | Max duty cycle @<br>VDD=14V,VFB=3V,VCS=0.3V                            |                                                                               | 75   | 80    | 85   | %    |
| Vref_green                              | The threshold enter green                                              |                                                                               |      | 1.4   |      | V    |
| Lep Short LEB bin short circuit current |                                                                        |                                                                               |      | 0.675 |      | V    |
|                                         |                                                                        |                                                                               |      | 0.575 |      | V    |
|                                         |                                                                        | Short FB pin to GND and measure current                                       |      | 0.4   |      | mA   |
|                                         |                                                                        |                                                                               |      | 3.7   |      | V    |
|                                         |                                                                        |                                                                               | 80   | 88    | 96   | mSec |
|                                         |                                                                        |                                                                               |      | 16    |      | Kohm |
| Current Sense Inp                       |                                                                        |                                                                               |      |       |      |      |
| SST •                                   | Soft start time                                                        |                                                                               |      | 4     |      | ms   |
| T_blanking                              | Leading edge blanking time                                             |                                                                               |      | 220   |      | ns   |
| Z <sub>SENSE</sub> IN Input Impedance   |                                                                        |                                                                               |      | 40    |      | Kohm |
| T <sub>D</sub> _OC                      | Over Current Detection and<br>Control Delay                            | From Over Current<br>Occurs till the<br>Gatedrive output start<br>to turn off |      | 120   |      | nSec |
| V <sub>TH</sub> _OC                     | Internal Current Limiting<br>Threshold Voltage with zero<br>duty cycle |                                                                               |      | 0.75  |      | V    |
| Vocp_clamping                           | CS voltage clamper                                                     |                                                                               |      | 0.9   |      | V    |
| Oscillator                              |                                                                        |                                                                               |      |       |      |      |
| F <sub>osc</sub>                        | Normal Oscillation Frequency                                           | VDD=14V, FB=3V,<br>CS=0.3V                                                    | 60   | 65    | 70   | KHZ  |
| ∆f_OSC                                  | Frequency jittering                                                    |                                                                               |      | +/-4  |      | %    |
| F_shuffling                             | Shuffling frequency                                                    |                                                                               |      | 32    |      | Hz   |
| ∆f_Temp                                 | Frequency Temperature                                                  |                                                                               |      | 1     |      | %    |



|                | Stability                                   |     |      |     |      |       |
|----------------|---------------------------------------------|-----|------|-----|------|-------|
| ∆f VDD         | Frequency Voltage Stability                 |     |      | 1   |      | %     |
| F Burst        | Burst Mode Switch Frequency                 |     |      | 22  |      | KHZ   |
| Gate driver    |                                             |     |      |     |      |       |
| VOL            | Ouput low level @ VDD=14V,                  |     |      |     | 1    | V     |
|                | lo=5mA                                      |     |      |     |      |       |
| VOH            | Ouput high level @<br>VDD=14V, lo=20mA      |     | 6    |     |      | V     |
| V_clamping     | Output clamp voltage                        |     |      | 12  |      |       |
| T_r            | Output rising time 1V ~ 12V<br>@ CL=1000pF  |     |      | 175 |      | nS    |
| T_f            | Output falling time 12V ~ 1V<br>@ CL=1000pF |     |      | 85  |      | nS    |
| Over temperatu |                                             |     |      |     |      |       |
| IRT            | Output current of RT pin                    |     | 95   | 100 | 105  | uA    |
| VOTP           | Threshold voltage for OTP                   |     | 0.95 |     | 1.05 | V     |
| Td_OTP         | OTP debounce time                           |     |      | 32  |      | Cycle |
| VRT_FL         | Float voltage at RT pin                     |     |      | 2.3 |      | V     |
| <br>Vth_OVP    | External OVP threshold                      | . ( |      | 4   |      | V     |
|                | Ś                                           |     |      |     |      |       |
|                | $C^{\circ}$                                 |     |      |     |      |       |
|                |                                             |     |      |     |      |       |
| 0              |                                             |     |      |     |      |       |
|                |                                             |     |      |     |      |       |



# **CHARACTERIZATION PLOTS**







# **OPERATION DESCRIPTION**

OB2273 is a highly integrated current mode PWM control IC optimized for high performance, low standby power and cost effective offline flyback converter applications. The 'Extended burst mode' control greatly reduces the standby power consumption and helps the design easily to meet the international power conservation requirements.

#### • Startup Current and Start up Control

Startup current of OB2273 is designed to be very low so that VDD could be charged up above UVLO threshold level and device starts up quickly. A large value startup resistor can therefore be used to minimize the power loss yet achieve a reliable startup in application.

#### • Operating Current

The Operating current of OB2273 is low at 1.8mA. Good efficiency is achieved with OB2273 low operating current together with the 'Extended burst mode' control features.

#### • Soft Start

OB2273 features an internal 4ms soft start to soften the electrical stress occurring in the power supply during startup. It is activated during the power on sequence. As soon as VDD reaches UVLO(OFF), the CS peak voltage is gradually increased from 0.15V to the maximum level. Every restart up is followed by a soft start.

#### • Frequency shuffling for EMI improvement

The frequency Shuffling (switching frequency modulation) is implemented in OB2273. The oscillation frequency is modulated so that the tone energy is spread out. The spread spectrum minimizes the conduction band EMI and therefore eases the system design.

#### • Extended Burst Mode Operation

At light load or zero load condition, most of the power dissipation in a switching mode power supply is from switching loss on the MOSFET, the core loss of the transformer and the loss on the snubber circuit. The magnitude of power loss is in proportion to the switching frequency. Lower switching frequency leads to the reduction on the power loss and thus conserves the energy.

The switching frequency is internally adjusted at no load or light load condition. The switch frequency reduces at light/no load condition to improve the conversion efficiency. At light load or no load condition, the FB input drops below burst mode threshold level and device enters Burst Mode control. The Gate drive output switches only when VDD voltage drops below a preset level and FB input is active to output an on state. Otherwise the gate drive remains at off state to minimize the switching loss and reduces the standby power consumption to the greatest extend.

The switching frequency control also eliminates the audio noise at any loading conditions.

#### Oscillator Operation

The switching frequency is internally fixed at 65KHZ. No external frequency setting components are required for PCB design simplification.

#### • Current Sensing and Leading Edge Blanking

Cycle-by-Cycle current limiting is offered in OB2273 current mode PWM control. The switch current is detected by a sense resistor into the cs pin. An internal leading edge blanking circuit chops off the sensed voltage spike at initial internal power MOSFET on state due to snubber diode reverse recovery and surge gate current of power MOSFET. The current limiting comparator is disabled and cannot turn off the internal power MOSFET during the blanking period. The PWM duty cycle is determined by the current sense input voltage and the FB input voltage.

#### Internal Synchronized Slope Compensation

Built-in slope compensation circuit adds voltage ramp onto the current sense input voltage for PWM generation. This greatly improves the close loop stability at CCM and prevents the subharmonic oscillation and thus reduces the output ripple voltage.

#### • Drive

The power MOSFET is driven by a dedicated gate driver for power switch control. Too weak the gate drive strength results in higher conduction and switch loss of MOSFET while too strong gate drive results the compromise of EMI.

A good tradeoff is achieved through the built-in totem pole gate design with right output strength and dead time control. The low idle loss and good EMI system design is easier to achieve with this dedicated control scheme.

#### Protection Controls



Good power supply system reliability is achieved with auto-recovery protection features including Cycle-by-Cycle current limiting (OCP), Over Load Protection (OLP), and Under Voltage Lockout on VDD (UVLO), and latch shutdown features including over temperature protection (OTP), fixed or adjustable VDD over voltage protection (OVP). With On-Bright Proprietary technology, the OCP is line voltage compensated to achieve constant output power limit over the universal input voltage range. At overload condition when FB input voltage exceeds power limit threshold value for more than TD\_PL, control circuit reacts to shut down the converter. It restarts when VDD voltage drops below UVLO limit. For protection with latch shut down mode, control circuit shutdowns (latch) the power MOSFET when an Over Temperature condition or Over Voltage condition is detected until VDD drops below 5V (Latch release voltage), and device enters power on restart-up sequence thereafter.



### PACKAGE MECHANICAL DATA

## SOT-23-6L PACKAGE OUTLINE DIMENSIONS



| Symbol | Dimensions In Millimeters |       | Dimensions | In Inches |
|--------|---------------------------|-------|------------|-----------|
| Symbol | Min                       | Max   | Min        | Max       |
| A      | 1.000                     | 1.300 | 0.039      | 0.051     |
| A1     | 0.000                     | 0.150 | 0.000      | 0.006     |
| A2     | 1.000                     | 1.200 | 0.039      | 0.047     |
| b      | 0.300                     | 0.500 | 0.012      | 0.020     |
| С      | 0.100                     | 0.200 | 0.004      | 0.008     |
| D      | 2.800                     | 3.020 | 0.110      | 0.119     |
| E      | 1.500                     | 1.700 | 0.059      | 0.067     |
| E1     | 2.600                     | 3.000 | 0.102      | 0.118     |
| е      | 0.950 (BSC)               |       | 0.037 (    | BSC)      |
| e1     | 1.800                     | 2.000 | 0.071      | 0.079     |
| L      | 0.300                     | 0.600 | 0.012      | 0.024     |
| θ      | 0°                        | 8°    | 0°         | 8°        |



### **IMPORTANT NOTICE**

#### **RIGHT TO MAKE CHANGES**

On-Bright Electronics Corp. reserves the right to make corrections, modifications, enhancements, improvements and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

#### WARRANTY INFORMATION

On-Bright Electronics Corp. warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with its standard warranty. Testing and other quality control techniques are used to the extent it deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. On-Bright Electronics Corp. assumes no liability for application assistance or customer product design. Customers are responsible for their products and applications using On-Bright's components, data sheet and application notes. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

#### LIFE SUPPORT

On-Bright Electronics Corp.'s products are not designed to be used as components in devices intended to support or sustain human life. On-bright Electronics Corp. will not be held liable for any damages or claims resulting from the use of its products in medical applications.

#### MILITARY

On-Bright Electronics Corp.'s products are not designed for use in military applications. On-Bright Electronics Corp. will not be held liable for any damages or claims resulting from the use of its products in military applications.